

College of Engineering

## California Polytechnic State University Pomona

Department of Electrical & Computer Engineering

Digital Circuit Design Lab Verilog

ECE 3300L

Lab Report #1

**Experiment #1** 

Presented By: Michelle Lau & Edwin Estrada

Presented to Mohamed Aly

June 18th, 2025

## **Synthesis Screenshot**:

The following is our LUT and FF count for our project. The full utilization report has been included in our Github.

## Slice Logic

| Site Type             |     | ed |    | Fixed |   | Prohibited | • |        | •  | Util% | 1 |
|-----------------------|-----|----|----|-------|---|------------|---|--------|----|-------|---|
| Slice LUTs*           | İ   | 0  | i  | 0     | i | 0          | ı | 63400  | ı  | 0.00  | i |
| LUT as Logic          | I   | 0  | I  | 0     | I | 0          | I | 63400  | I  | 0.00  | I |
| LUT as Memory         | I . | 0  | I  | 0     | I | 0          | Ī | 19000  | I  | 0.00  | I |
| Slice Registers       | I   | 0  | 1  | 0     | I | 0          | I | 126800 | I  | 0.00  | 1 |
| Register as Flip Flop | I   | 0  | I  | 0     | I | 0          | I | 126800 | I  | 0.00  | 1 |
| Register as Latch     | I . | 0  | I  | 0     | I | 0          | I | 126800 | I  | 0.00  | I |
| F7 Muxes              | 1   | 0  | 1  | 0     | I | 0          | I | 31700  | I  | 0.00  | 1 |
| F8 Muxes              | I   | 0  | I  | 0     | I | 0          | I | 15850  | I  | 0.00  | I |
| +                     | +   |    | +- |       | + |            | + |        | +- |       | + |

Group Video Link: https://youtu.be/G-naOk Qv2U

## **Reflections**:

In this week's lab, we are introduced to the Vivado Design Suite from AMD/Xilinx and Verilog. We directly connected a 16-bit input bus to a 16-bit output bus. From there, we wrote our constraint file such that the 16-bit input represents the 16 slide switches and the 16-bit output

represents the 16 LED's directly above the switches. By doing this, when sliding a switch up, the LED above it will turn on and stay at that state until the switch is slid back down. It's important to be clear when writing the Verilog program and constraint file to make sure no unknown behavior/error occurs. Overall, lab 1 gives the foundation of FPGA design, from synthetization to generating the bitstream, and describing hardware in Verilog.